

### JAWAHARLAL NEHRUTECHNOLOGICALUNIVERSITY: KAKINADA

## KAKINADA-533003, Andhra Pradesh, India

R-13 Syllabus for ECE, JNTUK

| IV Year-I Semester |  | T   | P | C |  |  |
|--------------------|--|-----|---|---|--|--|
|                    |  | 3+1 | 0 | 3 |  |  |
| VLSI DESIGN        |  |     |   |   |  |  |

### **Prerequisite Course:**

Electronic Devices and Circuits, Digital IC Applications

## **Course Description and Objectives:**

- Use mathematical methods and circuit analysis models in analysis of CMOS digital electronics circuits, including logic components and their interconnects.
- Learn the various fabrication steps of IC and come across basic electrical properties of MOSFET.
- Apply CMOS technology-specific layout rules in the placement and routing of transistors and interconnect and to verify the functionality, timing, power and parasitic effects.
- The concepts and techniques of modern integrated circuit design and testing (CMOS VLSI).
- Design static CMOS combinational and sequential logic at the transistor level, including mask layout.

# **Course Outcomes:**

Upon completion of the course, the student will be able to achieve the following outcomes.

| COs | Course Outcomes                                                                                    | POs |
|-----|----------------------------------------------------------------------------------------------------|-----|
| 1   | Apply the Concept of design rules during the layout of a circuit.                                  | 3   |
| 2   | Model and simulate digital VLSI systems using hardware design language.                            | 3   |
| 3   | Synthesize digital VLSI systems from register-transfer or higher level descriptions                | 3   |
| 4   | Understand current trends in semiconductor technology, and how it impacts scaling and performance. | 3   |

## **SYLLABUS**

#### UNIT - I

### **Introduction:**

Introduction to IC Technology, MOS and related VLSI Technology, Basic MOS Transistors, Enhancement and Depletion modes of transistor action, IC production process, MOS and CMOS Fabrication processes, BiCMOS Technology, Comparison between CMOS and Bipolar technologies.

## **Basic Electrical Properties of MOS and Bi-CMOS Circuits:**

Ids versus Vds Relationships, Aspects of MOS transistor Threshold Voltage, MOS transistor Trans, Output Conductance and Figure of Merit. The Pass transistor, NMOS Inverter, Pull-up to Pull-down Ratio for NMOS inverter driven by another NMOS inverter. Alternative forms of pull-up, The CMOS Inverter, MOS transistor circuit model, Bi-CMOS Inverter, Latch-up in CMOS circuits and BiCMOS Latch-up Susceptibility.

## UNIT - II

### **MOS and Bi-CMOS Circuit Design Processes:**

MOS Layers, Stick Diagrams, Design Rules and Layout, General observations on the Design rules, 2μm Double Metal, Double Poly, CMOS/BiCMOS rules, 1.2μm Double Metal, Double Poly CMOS rules, Layout Diagrams of NAND and NOR gates and

#### JAWAHARLAL NEHRUTECHNOLOGICALUNIVERSITY: KAKINADA

## KAKINADA-533003, Andhra Pradesh, India

R-13 Syllabus for ECE, JNTUK

CMOS inverter, Symbolic Diagrams-Translation to Mask Form.

#### UNIT – III

# **Basic Circuit Concepts:**

Sheet Resistance, Sheet Resistance concept applied to MOS transistors and Inverters, Area Capacitance of Layers, Standard unit of capacitance, The Delay Unit, Inverter Delays, Propagation Delays, Wiring Capacitances, Fan-in and fan-out characteristics, Choice of layers, Transistor switches, Realization of gates using NMOS, PMOS and CMOS technologies.

## **Scaling Of MOS Circuits:**

Scaling models, Scaling factors for device parameters, Limits due to sub threshold currents, current density limits on logic levels and supply voltage due to noise.

#### UNIT - IV

# **Subsystem Design:**

Architectural issues, switch logic, Gate logic, examples of structured design, clocked sequential circuits, system considerations, general considerations of subsystem design processes, an illustration of design processes.

#### UNIT - V

### **VLSI Design Issues:**

VLSI Design issues and design trends, design process, design for testability, technology options, power calculations, package selection, clock mechanisms, mixed signal design, ASIC design flow, FPGA design flow, introduction to SoC design.

## UNIT - VI

### **FPGA Design:**

Basic FPGA architecture, FPGA configuration, configuration modes, FPGA design process- FPGA design flow, FPGA families, FPGA design examples-stack, queue and shift register implementation using VHDL, step-by-step approach of FPGA design process on Xilinx environment.

### **TEXTBOOKS:**

- 1. Essentials of VLSI Circuits and Systems By Kamran Eshraghian, Douglas and A. Pucknell and Sholeh Eshraghian, Prentice-Hall of India Private Limited, 2005 Edition.
- 2. VLSI Design-Black Book By Dr. K.V.K.K. Prasad, Kattula Shyamala, Kogent Learning Solutions Inc.2012 Edition.

#### **REFERENCES:**

- 1. VLSI Design By A.Albert Raj & T.Latha, PHI Learning Private Limited, 2010.
- 2. VLSI Design-A.Shanthi and A.Kavita, New Age International Private Limited, 2006 First Edition.